

Clocking

#### 3.5 32-Bit CPU Timers 0/1/2

This section describes the three 32-bit CPU-timers (TIMER0/1/2) shown in (Figure 36).

The CPU Timer-0 and CPU-Timer 1 can be used in user applications. Timer 2 is reserved for DSP/BIOS. If the application is not using DSP/BIOS, then Timer 2 can be used in the application. The CPU-timer interrupt signals (TINT0, TINT1, TINT2) are connected as shown in Figure 37.



Figure 36. CPU-Timers

Figure 37. CPU-Timer Interrupts Signals and Output Signal



- A The timer registers are connected to the Memory Bus of the 28x processor.
- B The timing of the timers is synchronized to SYSCLKOUT of the processor clock.



#### www.ti.com

The general operation of the CPU-timer is as follows: The 32-bit counter register TIMH:TIM is loaded with the value in the period register PRDH:PRD. The counter register decrements at the SYSCLKOUT rate of the 28x. When the counter reaches 0, a timer interrupt output signal generates an interrupt pulse. The registers listed in Table 41 are used to configure the timers.

| Name       | Address | Size (x16) | Description                         | Bit Description |
|------------|---------|------------|-------------------------------------|-----------------|
| TIMER0TIM  | 0x0C00  | 1          | CPU-Timer 0, Counter Register       | Figure 38       |
| TIMER0TIMH | 0x0C01  | 1          | CPU-Timer 0, Counter Register High  | Figure 39       |
| TIMER0PRD  | 0x0C02  | 1          | CPU-Timer 0, Period Register        | Figure 40       |
| TIMER0PRDH | 0x0C03  | 1          | CPU-Timer 0, Period Register High   | Figure 41       |
| TIMER0TCR  | 0x0C04  | 1          | CPU-Timer 0, Control Register       | Figure 42       |
| TIMER0TPR  | 0x0C06  | 1          | CPU-Timer 0, Prescale Register      | Figure 43       |
| TIMER0TPRH | 0x0C07  | 1          | CPU-Timer 0, Prescale Register High | Figure 44       |
| TIMER1TIM  | 0x0C08  | 1          | CPU-Timer 1, Counter Register       | Figure 38       |
| TIMER1TIMH | 0x0C09  | 1          | CPU-Timer 1, Counter Register High  | Figure 39       |
| TIMER1PRD  | 0x0C0A  | 1          | CPU-Timer 1, Period Register        | Figure 40       |
| TIMER1PRDH | 0x0C0B  | 1          | CPU-Timer 1, Period Register High   | Figure 41       |
| TIMER1TCR  | 0x0C0C  | 1          | CPU-Timer 1, Control Register       | Figure 42       |
| TIMER1TPR  | 0x0C0E  | 1          | CPU-Timer 1, Prescale Register      | Figure 43       |
| TIMER1TPRH | 0x0C0F  | 1          | CPU-Timer 1, Prescale Register High | Figure 44       |
| TIMER2TIM  | 0x0C10  | 1          | CPU-Timer 2, Counter Register       | Figure 38       |
| TIMER2TIMH | 0x0C11  | 1          | CPU-Timer 2, Counter Register High  | Figure 39       |
| TIMER2PRD  | 0x0C12  | 1          | CPU-Timer 2, Period Register        | Figure 40       |
| TIMER2PRDH | 0x0C13  | 1          | CPU-Timer 2, Period Register High   | Figure 41       |
| TIMER2TCR  | 0x0C14  | 1          | CPU-Timer 2, Control Register       | Figure 42       |
| TIMER2TPR  | 0x0C16  | 1          | CPU-Timer 2, Prescale Register      | Figure 43       |
| TIMER2TPRH | 0x0C17  | 1          | CPU-Timer 2, Prescale Register High | Figure 44       |

#### Table 41. CPU-Timers 0, 1, 2 Configuration and Control Registers

| 15                |                                             | 0 |
|-------------------|---------------------------------------------|---|
|                   | TIM                                         |   |
|                   | R/W-0                                       |   |
| IECEND P/M - Pood | Mrite: P - Pead only: n - value after reset |   |

= Read/Write; R = Read only; -n = value after reset

## Table 42. TIMERxTIM Register Field Descriptions

| Bits | Field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | TIM   | CPU-Timer Counter Registers (TIMH:TIM): The TIM register holds the low 16 bits of the current 32-bit count of the timer. The TIMH register holds the high 16 bits of the current 32-bit count of the timer. The TIMH:TIM decrements by one every (TDDRH:TDDR+1) clock cycles, where TDDRH:TDDR is the timer prescale divide-down value. When the TIMH:TIM decrements to zero, the TIMH:TIM register is reloaded with the period value contained in the PRDH:PRD registers. The timer interrupt (TINT) signal is generated. |

# Figure 39. TIMERxTIMH Register (x = 1, 2, 3)

| 15 |       | ) |
|----|-------|---|
|    | ТІМН  |   |
|    | R/W-0 |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

EXAS

Clocking

# Table 43. TIMERxTIMH Register Field Descriptions

| Bits | Field | Description                    |
|------|-------|--------------------------------|
| 15-0 | ТІМН  | See description for TIMERxTIM. |

# Figure 40. TIMERxPRD Register (x = 1, 2, 3)

| 15    | 0 |
|-------|---|
| PRD   |   |
| R/W-0 |   |

LEGEND: R/W = Read/Write; R = Read only; -*n* = value after reset

### Table 44. TIMERxPRD Register Field Descriptions

| Bits | Field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | PRD   | CPU-Timer Period Registers (PRDH:PRD): The PRD register holds the low 16 bits of the 32-bit period. The PRDH register holds the high 16 bits of the 32-bit period. When the TIMH:TIM decrements to zero, the TIMH:TIM register is reloaded with the period value contained in the PRDH:PRD registers, at the start of the next timer input clock cycle (the output of the prescaler). The PRDH:PRD contents are also loaded into the TIMH:TIM when you set the timer reload bit (TRB) in the Timer Control Register (TCR). |

### Figure 41. TIMERxPRDH Register (x = 1, 2, 3)

| 15   | 0 |
|------|---|
| PRDH |   |

R/W-0

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 45. TIMERxPRDH Register Field Descriptions

| Bits | Field | Description                   |  |  |
|------|-------|-------------------------------|--|--|
| 15-0 | PRDH  | See description for TIMERxPRD |  |  |

| Figure 42. TIMERxTCR Register (x = 1, 2, 3) |       |                  |       |          |       |      |   |
|---------------------------------------------|-------|------------------|-------|----------|-------|------|---|
| 15                                          | 14    | 13               | 12    | 11       | 10    | 9    | 8 |
| TIF                                         | TIE   | Reserved FREE SO |       | SOFT     | Rese  | rved |   |
| R/W-0                                       | R/W-0 | R                | -0    | R/W-0    | R/W-0 | R    | 0 |
| 7                                           | 6     | 5                | 4     | 3        |       |      | 0 |
| Reserved                                    |       | TRB              | TSS   | Reserved |       |      |   |
| R-0                                         |       | R/W-0            | R/W-0 | R-0      |       |      |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 46. TIMERxTCR Register Field Descriptions

| Bits | Field | Value | Description                                                                                                                   |
|------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| 15   | TIF   |       | CPU-Timer Interrupt Flag.                                                                                                     |
|      |       | 0     | The CPU-Timer has not decremented to zero.                                                                                    |
|      |       |       | Writes of 0 are ignored.                                                                                                      |
|      |       | 1     | This flag gets set when the CPU-timer decrements to zero.                                                                     |
|      |       |       | Writing a 1 to this bit clears the flag.                                                                                      |
| 14   | TIE   |       | CPU-Timer Interrupt Enable.                                                                                                   |
|      |       | 0     | The CPU-Timer interrupt is disabled.                                                                                          |
|      |       | 1     | The CPU-Timer interrupt is enabled. If the timer decrements to zero, and TIE is set, the timer asserts its interrupt request. |



www.ti.com

| Table 46. TIMERxTCR Register | Field Descriptions | (continued) |
|------------------------------|--------------------|-------------|
|------------------------------|--------------------|-------------|

| Bits  | Field              | Value     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-12 | Reserved           |           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11-10 | 11-10 FREE<br>SOFT |           | CPU-Timer Emulation Modes: These bits are special emulation bits that determine the state of the timer when a breakpoint is encountered in the high-level language debugger. If the FREE bit is set to 1, then, upon a software breakpoint, the timer continues to run (that is, free runs). In this case, SOFT is a <i>don't care</i> . But if FREE is 0, then SOFT takes effect. In this case, if SOFT = 0, the timer halts the next time the TIMH:TIM decrements. If the SOFT bit is 1, then the timer halts when the TIMH:TIM has decremented to zero. |
|       |                    | FREE SOFT | CPU-Timer Emulation Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |                    | 0 0       | Stop after the next decrement of the TIMH:TIM (hard stop)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |                    | 0 1       | Stop after the TIMH:TIM decrements to 0 (soft stop)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |                    | 1 0       | Free run                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |                    | 1 1       | Free run                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |                    |           | In the SOFT STOP mode, the timer generates an interrupt before shutting down (since reaching 0 is the interrupt causing condition).                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 9-6   | Reserved           |           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5     | TRB                |           | CPU-Timer Reload bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       |                    | 0         | The TRB bit is always read as zero. Writes of 0 are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |                    | 1         | When you write a 1 to TRB, the TIMH:TIM is loaded with the value in the PRDH:PRD, and the prescaler counter (PSCH:PSC) is loaded with the value in the timer divide-down register (TDDRH:TDDR).                                                                                                                                                                                                                                                                                                                                                            |
| 4     | TSS                |           | CPU-Timer stop status bit. TSS is a 1-bit flag that stops or starts the CPU-timer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |                    | 0         | Reads of 0 indicate the CPU-timer is running.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                    |           | To start or restart the CPU-timer, set TSS to 0. At reset, TSS is cleared to 0 and the CPU-timer immediately starts.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       |                    | 1         | Reads of 1 indicate that the CPU-timer is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |                    |           | To stop the CPU-timer, set TSS to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3-0   | Reserved           |           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Figure 43. TIMERxTPR Register (x = 1, 2, 3)

| 15  | 8 | 7 0   |
|-----|---|-------|
| PSC |   | TDDR  |
| R-0 |   | R/W-0 |
|     |   |       |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# Table 47. TIMERxTPR Register Field Descriptions

| Bits | Field | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8 | PSC   | CPU-Timer Prescale Counter. These bits hold the current prescale count for the timer. For every timer clock source cycle that the PSCH:PSC value is greater than 0, the PSCH:PSC decrements by one. One timer clock (output of the timer prescaler) cycle after the PSCH:PSC reaches 0, the PSCH:PSC is loaded with the contents of the TDDRH:TDDR, and the timer counter register (TIMH:TIM) decrements by one. The PSCH:PSC is also reloaded whenever the timer reload bit (TRB) is set by software. The PSCH:PSC can be checked by reading the register, but it cannot be set directly. It must get its value from the timer divide-down register (TDDRH:TDDR). At reset, the PSCH:PSC is set to 0. |
| 7-0  | TDDR  | CPU-Timer Divide-Down. Every (TDDRH:TDDR + 1) timer clock source cycles, the timer counter register (TIMH:TIM) decrements by one. At reset, the TDDRH:TDDR bits are cleared to 0. To increase the overall timer count by an integer factor, write this factor minus one to the TDDRH:TDDR bits. When the prescaler counter (PSCH:PSC) value is 0, one timer clock source cycle later, the contents of the TDDRH:TDDR reload the PSCH:PSC, and the TIMH:TIM decrements by one. TDDRH:TDDR also reloads the PSCH:PSC whenever the timer reload bit (TRB) is set by software.                                                                                                                             |



www.ti.com

Clocking

# Figure 44. TIMERxTPRH Register (x = 1, 2, 3)

| 15   | 8 7 0 |  |
|------|-------|--|
| PSCH | TDDRH |  |
| R-0  | R/W-0 |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 48. TIMERxTPRH Register Field Descriptions

| Bits | Field | Description                   |
|------|-------|-------------------------------|
| 15-8 | PSCH  | See description of TIMERxTPR. |
| 7-0  | TDDRH | See description of TIMERxTPR. |